General DescriptionThe MAX5865 ultra-low-power, highly integrated analogfront end is ideal for portable communication equipmentsuch as handsets, PDAs,
MAX5865Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front End10 _________________________________________________________________________
MAX5865Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front End____________________________________________________________________________
MAX5865Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front End12 _________________________________________________________________________
Detailed DescriptionThe MAX5865 integrates dual 8-bit receive ADCs anddual 10-bit transmit DACs while providing ultra-lowpower and highest dynamic per
MAX5865Dual 8-Bit ADCThe ADC uses a seven-stage, fully differential,pipelined architecture that allows for high-speed con-version while minimizing pow
ADC System Timing RequirementsFigure 3 shows the relationship between the clock, ana-log inputs, and the resulting output data. Channel IA(CHI) and ch
MAX5865DAC TimingFigure 4 shows the relationship between the clock, inputdata, and analog outputs. Data for the I channel (ID) islatched on the fallin
Shutdown mode offers the most dramatic power sav-ings by shutting down all the analog sections of theMAX5865 and placing the ADCs’ digital outputs in
MAX5865Mode Recovery TimingFigure 6 shows the mode recovery timing diagram.tWAKEis the wake-up time when exiting shutdown, idle,or standby mode and en
Clock jitter is especially critical for undersamplingapplications. Consider the clock input as an analoginput and route away from any analog input or
MAX5865Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front End2 __________________________________________________________________________
MAX5865Using Op-Amp CouplingDrive the MAX5865 ADCs with op amps when a baluntransformer is not available. Figures 9 and 10 show theADCs being driven b
MAX5865Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front End____________________________________________________________________________
MAX5865Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front End22 _________________________________________________________________________
MAX5865Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front EndDAC Offset ErrorOffset error (Figure 12a) is the difference between theideal
MAX5865Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front End24 _________________________________________________________________________
MAX5865Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front End____________________________________________________________________________
MAX5865Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front EndMaxim cannot assume responsibility for use of any circuitry other than circu
MAX5865Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front End____________________________________________________________________________
MAX5865Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front End4 __________________________________________________________________________
MAX5865Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front End____________________________________________________________________________
MAX5865Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front End6 __________________________________________________________________________
MAX5865Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front End____________________________________________________________________________
MAX5865Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front End8 __________________________________________________________________________
MAX5865Ultra-Low-Power, High-Dynamic- Performance, 40Msps Analog Front End____________________________________________________________________________
Comentarios a estos manuales